2018-10-22 21:09:08 +08:00
|
|
|
/*
|
2021-01-21 20:10:13 +08:00
|
|
|
* Copyright (C) 2018-2021 Intel Corporation
|
2018-10-22 21:09:08 +08:00
|
|
|
*
|
|
|
|
* SPDX-License-Identifier: MIT
|
|
|
|
*
|
|
|
|
*/
|
|
|
|
|
|
|
|
// clang-format off
|
2019-03-26 18:59:46 +08:00
|
|
|
using namespace NEO;
|
2018-10-22 21:09:08 +08:00
|
|
|
using GPGPU_CSR_BASE_ADDRESS = GenStruct::GPGPU_CSR_BASE_ADDRESS;
|
|
|
|
using STATE_SIP = GenStruct::STATE_SIP;
|
|
|
|
// clang-format on
|
|
|
|
|
|
|
|
template <>
|
|
|
|
GPGPU_CSR_BASE_ADDRESS *genCmdCast<GPGPU_CSR_BASE_ADDRESS *>(void *buffer) {
|
|
|
|
auto pCmd = reinterpret_cast<GPGPU_CSR_BASE_ADDRESS *>(buffer);
|
|
|
|
|
|
|
|
return GPGPU_CSR_BASE_ADDRESS::COMMAND_TYPE_GFXPIPE == pCmd->TheStructure.Common.CommandType &&
|
|
|
|
GPGPU_CSR_BASE_ADDRESS::COMMAND_SUBTYPE_GFXPIPE_COMMON == pCmd->TheStructure.Common.CommandSubtype &&
|
|
|
|
GPGPU_CSR_BASE_ADDRESS::_3D_COMMAND_OPCODE_GFXPIPE_NONPIPELINED == pCmd->TheStructure.Common._3DCommandOpcode &&
|
|
|
|
GPGPU_CSR_BASE_ADDRESS::_3D_COMMAND_SUB_OPCODE_GPGPU_CSR_BASE_ADDRESS == pCmd->TheStructure.Common._3DCommandSubOpcode
|
|
|
|
? pCmd
|
|
|
|
: nullptr;
|
|
|
|
}
|
|
|
|
|
|
|
|
template <>
|
|
|
|
STATE_SIP *genCmdCast<STATE_SIP *>(void *buffer) {
|
|
|
|
auto pCmd = reinterpret_cast<STATE_SIP *>(buffer);
|
|
|
|
|
|
|
|
return STATE_SIP::COMMAND_TYPE_GFXPIPE == pCmd->TheStructure.Common.CommandType &&
|
|
|
|
STATE_SIP::COMMAND_SUBTYPE_GFXPIPE_COMMON == pCmd->TheStructure.Common.CommandSubtype &&
|
|
|
|
STATE_SIP::_3D_COMMAND_OPCODE_GFXPIPE_NONPIPELINED == pCmd->TheStructure.Common._3DCommandOpcode &&
|
|
|
|
STATE_SIP::_3D_COMMAND_SUB_OPCODE_STATE_SIP == pCmd->TheStructure.Common._3DCommandSubOpcode
|
|
|
|
? pCmd
|
|
|
|
: nullptr;
|
|
|
|
}
|