meson/test cases/common/151 simd/simd_sse41.c

41 lines
903 B
C
Raw Normal View History

2017-02-18 04:56:49 +08:00
#include<simdconfig.h>
#include<simdfuncs.h>
2017-02-19 22:34:17 +08:00
#include<stdint.h>
#ifdef _MSC_VER
#include<intrin.h>
2019-11-19 04:21:37 +08:00
int sse41_available(void) {
2017-02-19 22:34:17 +08:00
return 1;
}
#else
2017-02-18 04:56:49 +08:00
#include<smmintrin.h>
#include<cpuid.h>
#if defined(__APPLE__)
2019-11-19 04:21:37 +08:00
int sse41_available(void) { return 1; }
#else
2019-11-19 04:21:37 +08:00
int sse41_available(void) {
2017-02-18 04:56:49 +08:00
return __builtin_cpu_supports("sse4.1");
}
#endif
2017-02-19 22:34:17 +08:00
#endif
2017-02-18 04:56:49 +08:00
void increment_sse41(float arr[4]) {
2018-11-11 03:58:26 +08:00
ALIGN_16 double darr[4];
2017-02-18 04:56:49 +08:00
__m128d val1 = _mm_set_pd(arr[0], arr[1]);
__m128d val2 = _mm_set_pd(arr[2], arr[3]);
2017-02-19 22:34:17 +08:00
__m128d one = _mm_set_pd(1.0, 1.0);
2017-02-18 04:56:49 +08:00
__m128d result = _mm_add_pd(val1, one);
result = _mm_ceil_pd(result); /* A no-op, only here to use a SSE4.1 intrinsic. */
_mm_store_pd(darr, result);
result = _mm_add_pd(val2, one);
_mm_store_pd(&darr[2], result);
arr[0] = (float)darr[1];
arr[1] = (float)darr[0];
arr[2] = (float)darr[3];
arr[3] = (float)darr[2];
}