mirror of
				https://github.com/linux-sunxi/u-boot-sunxi.git
				synced 2024-02-12 11:16:03 +08:00 
			
		
		
		
	OMAP NAND driver can detect Page-size and OOB-size of NAND device from ONFI params or nand_id[] table. And based on that it defines ECC layout. This patch 1) removes following board configs used for defining NAND ECC layout - GPMC_NAND_ECC_LP_x16_LAYOUT (for large page x16 NAND) - GPMC_NAND_ECC_LP_x8_LAYOUT (for large page x8 NAND) - GPMC_NAND_ECC_SP_x16_LAYOUT (for small page x16 NAND) - GPMC_NAND_ECC_SP_x8_LAYOUT (for small page x8 NAND) 2) removes unused #defines in common omap_gpmc.h depending on above configs Build tested using: ./MAKEALL -s am33xx -s omap3 -s omap4 -s omap5 Signed-off-by: Pekon Gupta <pekon@ti.com>
		
			
				
	
	
		
			268 lines
		
	
	
		
			7.6 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			268 lines
		
	
	
		
			7.6 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/*
 | 
						|
 * (C) Copyright 2006-2008
 | 
						|
 * Texas Instruments.
 | 
						|
 * Richard Woodruff <r-woodruff2@ti.com>
 | 
						|
 * Syed Mohammed Khasim <x0khasim@ti.com>
 | 
						|
 * Nishanth Menon <nm@ti.com>
 | 
						|
 *
 | 
						|
 * Configuration settings for the TI OMAP3430 Zoom MDK board.
 | 
						|
 *
 | 
						|
 * SPDX-License-Identifier:	GPL-2.0+
 | 
						|
 */
 | 
						|
 | 
						|
#ifndef __CONFIG_H
 | 
						|
#define __CONFIG_H
 | 
						|
 | 
						|
/*
 | 
						|
 * High Level Configuration Options
 | 
						|
 */
 | 
						|
#define CONFIG_OMAP		1	/* in a TI OMAP core */
 | 
						|
#define CONFIG_OMAP34XX		1	/* which is a 34XX */
 | 
						|
#define CONFIG_OMAP3_ZOOM1	1	/* working with Zoom MDK Rev1 */
 | 
						|
#define CONFIG_OMAP_COMMON
 | 
						|
 | 
						|
#define CONFIG_SDRC	/* The chip has SDRC controller */
 | 
						|
 | 
						|
#include <asm/arch/cpu.h>		/* get chip and board defs */
 | 
						|
#include <asm/arch/omap3.h>
 | 
						|
 | 
						|
/*
 | 
						|
 * Display CPU and Board information
 | 
						|
 */
 | 
						|
#define CONFIG_DISPLAY_CPUINFO		1
 | 
						|
#define CONFIG_DISPLAY_BOARDINFO	1
 | 
						|
 | 
						|
/* Clock Defines */
 | 
						|
#define V_OSCK			26000000	/* Clock output from T2 */
 | 
						|
#define V_SCLK			(V_OSCK >> 1)
 | 
						|
 | 
						|
#define CONFIG_MISC_INIT_R
 | 
						|
 | 
						|
#define CONFIG_CMDLINE_TAG		1	/* enable passing of ATAGs */
 | 
						|
#define CONFIG_SETUP_MEMORY_TAGS	1
 | 
						|
#define CONFIG_INITRD_TAG		1
 | 
						|
#define CONFIG_REVISION_TAG		1
 | 
						|
 | 
						|
#define CONFIG_OF_LIBFDT		1
 | 
						|
 | 
						|
/*
 | 
						|
 * Size of malloc() pool
 | 
						|
 */
 | 
						|
#define CONFIG_ENV_SIZE			(128 << 10)	/* 128 KiB */
 | 
						|
						/* Sector */
 | 
						|
#define CONFIG_SYS_MALLOC_LEN		(CONFIG_ENV_SIZE + (128 << 10))
 | 
						|
 | 
						|
/*
 | 
						|
 * Hardware drivers
 | 
						|
 */
 | 
						|
 | 
						|
/*
 | 
						|
 * NS16550 Configuration
 | 
						|
 */
 | 
						|
#define V_NS16550_CLK			48000000	/* 48MHz (APLL96/2) */
 | 
						|
 | 
						|
#define CONFIG_SYS_NS16550
 | 
						|
#define CONFIG_SYS_NS16550_SERIAL
 | 
						|
#define CONFIG_SYS_NS16550_REG_SIZE	(-4)
 | 
						|
#define CONFIG_SYS_NS16550_CLK		V_NS16550_CLK
 | 
						|
 | 
						|
/*
 | 
						|
 * select serial console configuration
 | 
						|
 */
 | 
						|
#define CONFIG_CONS_INDEX		3
 | 
						|
#define CONFIG_SYS_NS16550_COM3		OMAP34XX_UART3
 | 
						|
#define CONFIG_SERIAL3			3	/* UART3 */
 | 
						|
 | 
						|
/* allow to overwrite serial and ethaddr */
 | 
						|
#define CONFIG_ENV_OVERWRITE
 | 
						|
#define CONFIG_BAUDRATE			115200
 | 
						|
#define CONFIG_SYS_BAUDRATE_TABLE	{4800, 9600, 19200, 38400, 57600,\
 | 
						|
					115200}
 | 
						|
#define CONFIG_GENERIC_MMC		1
 | 
						|
#define CONFIG_MMC			1
 | 
						|
#define CONFIG_OMAP_HSMMC		1
 | 
						|
#define CONFIG_DOS_PARTITION		1
 | 
						|
 | 
						|
/* USB */
 | 
						|
#define CONFIG_MUSB_UDC			1
 | 
						|
#define CONFIG_USB_OMAP3		1
 | 
						|
#define CONFIG_TWL4030_USB		1
 | 
						|
 | 
						|
/* USB device configuration */
 | 
						|
#define CONFIG_USB_DEVICE		1
 | 
						|
#define CONFIG_USB_TTY			1
 | 
						|
#define CONFIG_SYS_CONSOLE_IS_IN_ENV	1
 | 
						|
/* Change these to suit your needs */
 | 
						|
#define CONFIG_USBD_VENDORID		0x0451
 | 
						|
#define CONFIG_USBD_PRODUCTID		0x5678
 | 
						|
#define CONFIG_USBD_MANUFACTURER	"Texas Instruments"
 | 
						|
#define CONFIG_USBD_PRODUCT_NAME	"Zoom1"
 | 
						|
 | 
						|
/* commands to include */
 | 
						|
#include <config_cmd_default.h>
 | 
						|
 | 
						|
#define CONFIG_CMD_EXT2		/* EXT2 Support			*/
 | 
						|
#define CONFIG_CMD_FAT		/* FAT support			*/
 | 
						|
#define CONFIG_CMD_JFFS2	/* JFFS2 Support		*/
 | 
						|
 | 
						|
#define CONFIG_CMD_I2C		/* I2C serial bus support	*/
 | 
						|
#define CONFIG_CMD_MMC		/* MMC support			*/
 | 
						|
#define CONFIG_CMD_NAND		/* NAND support			*/
 | 
						|
#define CONFIG_CMD_NAND_LOCK_UNLOCK /* Enable lock/unlock support */
 | 
						|
 | 
						|
#undef CONFIG_CMD_FLASH		/* flinfo, erase, protect	*/
 | 
						|
#undef CONFIG_CMD_FPGA		/* FPGA configuration Support	*/
 | 
						|
#undef CONFIG_CMD_IMI		/* iminfo			*/
 | 
						|
#undef CONFIG_CMD_IMLS		/* List all found images	*/
 | 
						|
#undef CONFIG_CMD_NET		/* bootp, tftpboot, rarpboot	*/
 | 
						|
#undef CONFIG_CMD_NFS		/* NFS support			*/
 | 
						|
 | 
						|
#define CONFIG_SYS_NO_FLASH
 | 
						|
#define CONFIG_SYS_I2C
 | 
						|
#define CONFIG_SYS_OMAP24_I2C_SPEED	100000
 | 
						|
#define CONFIG_SYS_OMAP24_I2C_SLAVE	1
 | 
						|
#define CONFIG_SYS_I2C_OMAP34XX
 | 
						|
 | 
						|
/*
 | 
						|
 * TWL4030
 | 
						|
 */
 | 
						|
#define CONFIG_TWL4030_POWER		1
 | 
						|
#define CONFIG_TWL4030_LED		1
 | 
						|
 | 
						|
/*
 | 
						|
 * Board NAND Info.
 | 
						|
 */
 | 
						|
#define CONFIG_NAND_OMAP_GPMC
 | 
						|
#define CONFIG_SYS_NAND_ADDR		NAND_BASE	/* physical address */
 | 
						|
							/* to access nand */
 | 
						|
#define CONFIG_SYS_NAND_BASE		NAND_BASE	/* physical address */
 | 
						|
							/* to access nand at */
 | 
						|
							/* CS0 */
 | 
						|
#define CONFIG_SYS_MAX_NAND_DEVICE	1		/* Max number of NAND */
 | 
						|
							/* devices */
 | 
						|
#define CONFIG_JFFS2_NAND
 | 
						|
/* nand device jffs2 lives on */
 | 
						|
#define CONFIG_JFFS2_DEV		"nand0"
 | 
						|
/* start of jffs2 partition */
 | 
						|
#define CONFIG_JFFS2_PART_OFFSET	0x680000
 | 
						|
#define CONFIG_JFFS2_PART_SIZE		0xf980000	/* size of jffs2 */
 | 
						|
							/* partition */
 | 
						|
 | 
						|
/* Environment information */
 | 
						|
#define CONFIG_BOOTDELAY		10
 | 
						|
 | 
						|
#define CONFIG_EXTRA_ENV_SETTINGS \
 | 
						|
	"loadaddr=0x82000000\0" \
 | 
						|
	"usbtty=cdc_acm\0" \
 | 
						|
	"console=ttyS2,115200n8\0" \
 | 
						|
	"mmcdev=0\0" \
 | 
						|
	"videomode=1024x768@60,vxres=1024,vyres=768\0" \
 | 
						|
	"videospec=omapfb:vram:2M,vram:4M\0" \
 | 
						|
	"mmcargs=setenv bootargs console=${console} " \
 | 
						|
		"video=${videospec},mode:${videomode} " \
 | 
						|
		"root=/dev/mmcblk0p2 rw " \
 | 
						|
		"rootfstype=ext3 rootwait\0" \
 | 
						|
	"nandargs=setenv bootargs console=${console} " \
 | 
						|
		"video=${videospec},mode:${videomode} " \
 | 
						|
		"root=/dev/mtdblock4 rw " \
 | 
						|
		"rootfstype=jffs2\0" \
 | 
						|
	"loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
 | 
						|
	"bootscript=echo Running bootscript from mmc ...; " \
 | 
						|
		"source ${loadaddr}\0" \
 | 
						|
	"loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
 | 
						|
	"mmcboot=echo Booting from mmc ...; " \
 | 
						|
		"run mmcargs; " \
 | 
						|
		"bootm ${loadaddr}\0" \
 | 
						|
	"nandboot=echo Booting from nand ...; " \
 | 
						|
		"run nandargs; " \
 | 
						|
		"nand read ${loadaddr} 280000 400000; " \
 | 
						|
		"bootm ${loadaddr}\0" \
 | 
						|
 | 
						|
#define CONFIG_BOOTCOMMAND \
 | 
						|
	"mmc dev ${mmcdev}; if mmc rescan; then " \
 | 
						|
		"if run loadbootscript; then " \
 | 
						|
			"run bootscript; " \
 | 
						|
		"else " \
 | 
						|
			"if run loaduimage; then " \
 | 
						|
				"run mmcboot; " \
 | 
						|
			"else run nandboot; " \
 | 
						|
			"fi; " \
 | 
						|
		"fi; " \
 | 
						|
	"else run nandboot; fi"
 | 
						|
 | 
						|
#define CONFIG_AUTO_COMPLETE		1
 | 
						|
/*
 | 
						|
 * Miscellaneous configurable options
 | 
						|
 */
 | 
						|
#define CONFIG_SYS_LONGHELP		/* undef to save memory */
 | 
						|
#define CONFIG_SYS_HUSH_PARSER		/* use "hush" command parser */
 | 
						|
#define CONFIG_SYS_PROMPT		"OMAP3 Zoom1 # "
 | 
						|
#define CONFIG_SYS_CBSIZE		512	/* Console I/O Buffer Size */
 | 
						|
/* Print Buffer Size */
 | 
						|
#define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
 | 
						|
					sizeof(CONFIG_SYS_PROMPT) + 16)
 | 
						|
#define CONFIG_SYS_MAXARGS		16	/* max number of command args */
 | 
						|
/* Boot Argument Buffer Size */
 | 
						|
#define CONFIG_SYS_BARGSIZE		(CONFIG_SYS_CBSIZE)
 | 
						|
 | 
						|
#define CONFIG_SYS_MEMTEST_START	(OMAP34XX_SDRC_CS0)	/* memtest */
 | 
						|
								/* works on */
 | 
						|
#define CONFIG_SYS_MEMTEST_END		(OMAP34XX_SDRC_CS0 + \
 | 
						|
					0x01F00000) /* 31MB */
 | 
						|
 | 
						|
#define CONFIG_SYS_LOAD_ADDR		(OMAP34XX_SDRC_CS0)	/* default */
 | 
						|
							/* load address */
 | 
						|
 | 
						|
#define CONFIG_SYS_SDRAM_BASE		PHYS_SDRAM_1
 | 
						|
#define CONFIG_SYS_INIT_RAM_ADDR	0x4020f800
 | 
						|
#define CONFIG_SYS_INIT_RAM_SIZE	0x800
 | 
						|
#define CONFIG_SYS_INIT_SP_ADDR		(CONFIG_SYS_INIT_RAM_ADDR + \
 | 
						|
					 CONFIG_SYS_INIT_RAM_SIZE - \
 | 
						|
					 GENERATED_GBL_DATA_SIZE)
 | 
						|
/*
 | 
						|
 * OMAP3 has 12 GP timers, they can be driven by the system clock
 | 
						|
 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
 | 
						|
 * This rate is divided by a local divisor.
 | 
						|
 */
 | 
						|
#define CONFIG_SYS_TIMERBASE		OMAP34XX_GPT2
 | 
						|
#define CONFIG_SYS_PTV			2	/* Divisor: 2^(PTV+1) => 8 */
 | 
						|
 | 
						|
/*-----------------------------------------------------------------------
 | 
						|
 * Physical Memory Map
 | 
						|
 */
 | 
						|
#define CONFIG_NR_DRAM_BANKS	2	/* CS1 may or may not be populated */
 | 
						|
#define PHYS_SDRAM_1		OMAP34XX_SDRC_CS0
 | 
						|
#define PHYS_SDRAM_2		OMAP34XX_SDRC_CS1
 | 
						|
 | 
						|
/*-----------------------------------------------------------------------
 | 
						|
 * FLASH and environment organization
 | 
						|
 */
 | 
						|
 | 
						|
/* **** PISMO SUPPORT *** */
 | 
						|
 | 
						|
/* Configure the PISMO */
 | 
						|
#define PISMO1_NAND_SIZE		GPMC_SIZE_128M
 | 
						|
#define PISMO1_ONEN_SIZE		GPMC_SIZE_128M
 | 
						|
 | 
						|
#define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 2 sectors */
 | 
						|
 | 
						|
#if defined(CONFIG_CMD_NAND)
 | 
						|
#define CONFIG_SYS_FLASH_BASE		PISMO1_NAND_BASE
 | 
						|
#endif
 | 
						|
 | 
						|
/* Monitor at start of flash */
 | 
						|
#define CONFIG_SYS_MONITOR_BASE		CONFIG_SYS_FLASH_BASE
 | 
						|
#define CONFIG_SYS_ONENAND_BASE		ONENAND_MAP
 | 
						|
 | 
						|
#define CONFIG_ENV_IS_IN_NAND		1
 | 
						|
#define ONENAND_ENV_OFFSET		0x260000 /* environment starts here */
 | 
						|
#define SMNAND_ENV_OFFSET		0x260000 /* environment starts here */
 | 
						|
 | 
						|
#define CONFIG_SYS_ENV_SECT_SIZE	(128 << 10)	/* 128 KiB */
 | 
						|
#define CONFIG_ENV_OFFSET		SMNAND_ENV_OFFSET
 | 
						|
#define CONFIG_ENV_ADDR			SMNAND_ENV_OFFSET
 | 
						|
 | 
						|
#define CONFIG_SYS_CACHELINE_SIZE	64
 | 
						|
 | 
						|
#endif				/* __CONFIG_H */
 |