2017-12-21 07:45:38 +08:00
|
|
|
/*
|
2018-11-28 22:32:13 +08:00
|
|
|
* Copyright (C) 2017-2019 Intel Corporation
|
2017-12-21 07:45:38 +08:00
|
|
|
*
|
2018-09-18 15:11:08 +08:00
|
|
|
* SPDX-License-Identifier: MIT
|
2017-12-21 07:45:38 +08:00
|
|
|
*
|
|
|
|
*/
|
2018-09-18 15:11:08 +08:00
|
|
|
|
2017-12-21 07:45:38 +08:00
|
|
|
#pragma once
|
2018-10-31 16:51:31 +08:00
|
|
|
#include "CL/cl.h"
|
2017-12-21 07:45:38 +08:00
|
|
|
|
2018-10-31 16:51:31 +08:00
|
|
|
/**********************************
|
|
|
|
* Internal only queue properties *
|
|
|
|
**********************************/
|
2017-12-21 07:45:38 +08:00
|
|
|
// Intel evaluation now. Remove it after approval for public release
|
|
|
|
#define CL_DEVICE_DRIVER_VERSION_INTEL 0x10010
|
|
|
|
|
|
|
|
#define CL_DEVICE_DRIVER_VERSION_INTEL_NEO1 0x454E4831 // Driver version is ENH1
|
|
|
|
|
2018-10-31 16:51:31 +08:00
|
|
|
/*********************************
|
|
|
|
* cl_intel_debug_info extension *
|
|
|
|
*********************************/
|
2017-12-21 07:45:38 +08:00
|
|
|
#define cl_intel_debug_info 1
|
|
|
|
|
|
|
|
// New queries for clGetProgramInfo:
|
|
|
|
#define CL_PROGRAM_DEBUG_INFO_INTEL 0x4100
|
|
|
|
#define CL_PROGRAM_DEBUG_INFO_SIZES_INTEL 0x4101
|
|
|
|
|
|
|
|
// New queries for clGetKernelInfo:
|
|
|
|
#define CL_KERNEL_BINARY_PROGRAM_INTEL 0x407D
|
|
|
|
#define CL_KERNEL_BINARIES_INTEL 0x4102
|
|
|
|
#define CL_KERNEL_BINARY_SIZES_INTEL 0x4103
|
2019-03-26 16:41:21 +08:00
|
|
|
#define CL_KERNEL_BINARY_GPU_ADDRESS_INTEL 0x10010
|
2018-02-27 17:33:10 +08:00
|
|
|
|
2018-10-31 16:51:31 +08:00
|
|
|
/********************************************
|
|
|
|
* event properties for performance counter *
|
|
|
|
********************************************/
|
2018-02-27 17:33:10 +08:00
|
|
|
/* performance counter */
|
|
|
|
#define CL_PROFILING_COMMAND_PERFCOUNTERS_INTEL 0x407F
|
2018-10-31 16:51:31 +08:00
|
|
|
|
|
|
|
/**************************
|
|
|
|
* Internal only cl types *
|
|
|
|
**************************/
|
|
|
|
|
2019-12-05 17:32:42 +08:00
|
|
|
using cl_mem_alloc_flags_intel = cl_bitfield;
|
2018-10-31 16:51:31 +08:00
|
|
|
using cl_mem_properties_intel = cl_bitfield;
|
|
|
|
using cl_mem_flags_intel = cl_mem_flags;
|
2019-06-18 00:53:20 +08:00
|
|
|
using cl_mem_info_intel = cl_uint;
|
|
|
|
using cl_mem_advice_intel = cl_uint;
|
|
|
|
using cl_unified_shared_memory_type_intel = cl_uint;
|
2019-06-25 20:28:25 +08:00
|
|
|
using cl_unified_shared_memory_capabilities_intel = cl_bitfield;
|
2018-10-31 16:51:31 +08:00
|
|
|
|
|
|
|
/******************************
|
|
|
|
* Internal only cl_mem_flags *
|
|
|
|
******************************/
|
|
|
|
|
|
|
|
#define CL_MEM_FLAGS_INTEL 0x10001
|
2019-01-09 19:56:38 +08:00
|
|
|
#define CL_MEM_LOCALLY_UNCACHED_RESOURCE (1 << 18)
|
2019-09-30 16:19:24 +08:00
|
|
|
#define CL_MEM_LOCALLY_UNCACHED_SURFACE_STATE_RESOURCE (1 << 25)
|
2018-11-28 22:32:13 +08:00
|
|
|
|
|
|
|
// Used with clEnqueueVerifyMemory
|
|
|
|
#define CL_MEM_COMPARE_EQUAL 0u
|
|
|
|
#define CL_MEM_COMPARE_NOT_EQUAL 1u
|
2019-01-08 15:36:42 +08:00
|
|
|
|
2019-04-29 13:58:14 +08:00
|
|
|
#define CL_MEM_FORCE_LINEAR_STORAGE_INTEL (1 << 19)
|
2019-01-08 15:36:42 +08:00
|
|
|
#define CL_MEM_FORCE_SHARED_PHYSICAL_MEMORY_INTEL (1 << 20)
|
2019-06-03 16:22:59 +08:00
|
|
|
|
|
|
|
#define CL_MEM_ALLOCATION_HANDLE_INTEL 0x10050
|
2019-06-13 21:49:35 +08:00
|
|
|
|
2019-07-19 17:51:00 +08:00
|
|
|
//Used with createBuffer
|
|
|
|
#define CL_MEM_ALLOW_UNRESTRICTED_SIZE_INTEL (1 << 23)
|
|
|
|
|
2019-11-08 01:49:46 +08:00
|
|
|
typedef cl_uint cl_execution_info_intel;
|
|
|
|
#define CL_EXECUTION_INFO_MAX_WORKGROUP_COUNT_INTEL 0x10100
|
|
|
|
|
2019-06-13 21:49:35 +08:00
|
|
|
/******************************
|
|
|
|
* UNIFIED MEMORY *
|
|
|
|
*******************************/
|
|
|
|
|
2019-07-01 19:16:34 +08:00
|
|
|
/* cl_device_info */
|
2019-07-01 16:44:02 +08:00
|
|
|
#define CL_DEVICE_HOST_MEM_CAPABILITIES_INTEL 0x4190
|
|
|
|
#define CL_DEVICE_DEVICE_MEM_CAPABILITIES_INTEL 0x4191
|
|
|
|
#define CL_DEVICE_SINGLE_DEVICE_SHARED_MEM_CAPABILITIES_INTEL 0x4192
|
|
|
|
#define CL_DEVICE_CROSS_DEVICE_SHARED_MEM_CAPABILITIES_INTEL 0x4193
|
|
|
|
#define CL_DEVICE_SHARED_SYSTEM_MEM_CAPABILITIES_INTEL 0x4194
|
|
|
|
|
2019-07-01 19:16:34 +08:00
|
|
|
/* cl_unified_shared_memory_capabilities_intel - bitfield */
|
|
|
|
#define CL_UNIFIED_SHARED_MEMORY_ACCESS_INTEL (1 << 0)
|
|
|
|
#define CL_UNIFIED_SHARED_MEMORY_ATOMIC_ACCESS_INTEL (1 << 1)
|
|
|
|
#define CL_UNIFIED_SHARED_MEMORY_CONCURRENT_ACCESS_INTEL (1 << 2)
|
2019-07-12 20:41:32 +08:00
|
|
|
#define CL_UNIFIED_SHARED_MEMORY_CONCURRENT_ATOMIC_ACCESS_INTEL (1 << 3)
|
2019-07-01 19:16:34 +08:00
|
|
|
|
|
|
|
/* cl_mem_properties_intel */
|
|
|
|
#define CL_MEM_ALLOC_FLAGS_INTEL 0x4195
|
|
|
|
|
|
|
|
/* cl_mem_alloc_flags_intel - bitfield */
|
|
|
|
#define CL_MEM_ALLOC_DEFAULT_INTEL 0
|
|
|
|
#define CL_MEM_ALLOC_WRITE_COMBINED_INTEL (1 << 0)
|
|
|
|
|
|
|
|
/* cl_mem_alloc_info_intel */
|
2019-07-01 16:44:02 +08:00
|
|
|
#define CL_MEM_ALLOC_TYPE_INTEL 0x419A
|
|
|
|
#define CL_MEM_ALLOC_BASE_PTR_INTEL 0x419B
|
|
|
|
#define CL_MEM_ALLOC_SIZE_INTEL 0x419C
|
2019-12-04 14:46:44 +08:00
|
|
|
#define CL_MEM_ALLOC_DEVICE_INTEL 0x419D
|
2019-07-01 16:44:02 +08:00
|
|
|
|
2019-07-01 19:16:34 +08:00
|
|
|
/* cl_unified_shared_memory_type_intel */
|
2019-07-01 16:44:02 +08:00
|
|
|
#define CL_MEM_TYPE_UNKNOWN_INTEL 0x4196
|
|
|
|
#define CL_MEM_TYPE_HOST_INTEL 0x4197
|
|
|
|
#define CL_MEM_TYPE_DEVICE_INTEL 0x4198
|
|
|
|
#define CL_MEM_TYPE_SHARED_INTEL 0x4199
|
2019-07-01 19:16:34 +08:00
|
|
|
|
|
|
|
/* cl_kernel_exec_info */
|
2019-07-16 16:06:27 +08:00
|
|
|
#define CL_KERNEL_EXEC_INFO_INDIRECT_HOST_ACCESS_INTEL 0x4200
|
|
|
|
#define CL_KERNEL_EXEC_INFO_INDIRECT_DEVICE_ACCESS_INTEL 0x4201
|
|
|
|
#define CL_KERNEL_EXEC_INFO_INDIRECT_SHARED_ACCESS_INTEL 0x4202
|
|
|
|
#define CL_KERNEL_EXEC_INFO_USM_PTRS_INTEL 0x4203
|
2019-07-01 19:16:34 +08:00
|
|
|
|
2019-11-12 20:59:37 +08:00
|
|
|
#define CL_KERNEL_EXEC_INFO_THREAD_ARBITRATION_POLICY_OLDEST_FIRST_INTEL 0x10022
|
|
|
|
#define CL_KERNEL_EXEC_INFO_THREAD_ARBITRATION_POLICY_ROUND_ROBIN_INTEL 0x10023
|
|
|
|
#define CL_KERNEL_EXEC_INFO_THREAD_ARBITRATION_POLICY_AFTER_DEPENDENCY_ROUND_ROBIN_INTEL 0x10024
|
|
|
|
#define CL_KERNEL_EXEC_INFO_THREAD_ARBITRATION_POLICY_INTEL 0x10025
|
|
|
|
|
2019-07-01 19:16:34 +08:00
|
|
|
/* cl_command_type */
|
2019-07-16 16:06:27 +08:00
|
|
|
#define CL_COMMAND_MEMSET_INTEL 0x4204
|
2019-11-15 15:08:17 +08:00
|
|
|
#define CL_COMMAND_MEMFILL_INTEL 0x4204
|
2019-07-16 16:06:27 +08:00
|
|
|
#define CL_COMMAND_MEMCPY_INTEL 0x4205
|
|
|
|
#define CL_COMMAND_MIGRATEMEM_INTEL 0x4206
|
|
|
|
#define CL_COMMAND_MEMADVISE_INTEL 0x4207
|
2019-07-15 17:13:40 +08:00
|
|
|
|
|
|
|
/******************************
|
|
|
|
* SLICE COUNT SELECTING *
|
|
|
|
*******************************/
|
|
|
|
|
|
|
|
/* cl_device_info */
|
|
|
|
#define CL_DEVICE_SLICE_COUNT_INTEL 0x10020
|
|
|
|
|
|
|
|
/* cl_queue_properties */
|
|
|
|
#define CL_QUEUE_SLICE_COUNT_INTEL 0x10021
|